### **DCIM** ASIA Hybrid Platform

SiC-Based High Density Charger Pile Module Design

Zhong Ye, Ph.D. Senior Member IEEE Qixiang Han, Hailong Yang

InventChip Technology Co., Ltd. 上海瞻芯电子 www.inventchip.com.cn

- EV/HEV charger market
- State of the art of charger pile power module design and wish list
- A proposed new battery charger power architecture
- SiC -based topology selection and driver circuit requirement
- Test data
- Conclusions



### EV/HEV charger market

- State of the art of charger pile power module design and wish list
- A proposed new battery charger power architecture
- SiC -based topology selection and driver circuit requirement
- Test data
- Conclusions



### **Global EV/HEV Charger Station Market**

#### USD 27.6 Billion by 2027



#### Source:

https://www.marketsandmarkets.com/Market-Reports/electric-vehicle-supply-equipment-market-89574213.html



Confidential: Public Release

### **China EV/HEV Charger Pile Market**

2019-2025 China Public Charger Pile Investment



Majority of Charger Points:

60kW DC Chargers 7kW AC Chargers

Source: https://www.qianzhan.com/analyst/detail/220/200609-4351a819.html



Confidential: Public Release

### **EV Charger Market Is Moving**



- More charger stations are built into convenient but expensive commercial urban areas
- Shorten charging time
- Deteriorated commercial environment (dust, moisture)



- Increase charger point's power
- Increase power density
- Higher charger module reliability



Confidential: Public Release

#### EV/HEV charger market

- State of the art of charger pile power module design and wish list
- A proposed new battery charger power architecture
- SiC -based topology selection and driver circuit requirement
- Test data
- Conclusions



# **Design Target**





#### **State-of-the-Art Design:**

20kW in 2U x 5U x 9U ( 41W/q.In, 2.5kW/q.dm) 2-board structure ( PFC board & DC/DC board)

### **New Design and Targets:**

#### 20kW in 1U x 5U x 9U

Reduce or eliminate internal bus capacitance One board structure Reduce passive component and assembly cost

### **New Design Approach:**

Increase frequency without sacrificing efficiency Use simply 2-level topologies Use SiC MOSFETs Use new power architecture to reduce bulk caps.



## **Topologies Used in Existing Design**



Topology I: Vienna PFC + 3-Level Phase-Shifted DC/DC



## **Topologies Used in Existing Design**



Topology II: Vienna PFC + Series-Connected 3-Phase LLC DC/DC



## **Topologies Used in Existing Design**



Topology III: 3-Level PFC + Series-Connected Buck DC/DC



# **Design Challenging to Improve Power Density**

- Vienna PFC and 3-Level PFC achieve excellent efficiency but bulk capacitors are needed to maintain circuit stability.
- Topology III achieves excellent efficiency, power density and wide Vo range with constant power capability. For safety reason, a front line-frequency isolation transformer would be required.
- Wide output voltage range is required to accommodate variety ranges of EV charging voltages
- Constant power capability for full Vo range



- EV/HEV charger market
- State of the art of charger pile power module design and wish list
- A proposed new battery charger power architecture
- SiC -based topology selection and driver circuit requirement
- Test data
- Conclusions



## **Proposed Power Architecture**



- Battery acts as a super capacitor
- DC-X operates at optimal eff point
- PFC operates at current source mode
- PFC current charges battery by DC-X
- PFC output is clamped by reflected battery voltage
- Limited film capacitors needed for PFC output and DC/DC input current ripples



## **PFC Stage of the Proposed Power Architecture**



 $Po = 2V_{rms} \cdot I_{rms} [Sin^{2}(\omega t) + Sin^{2}(\omega t + 2\pi/3) + Sin^{2}(\omega t - 2\pi/3)]$ = 3 \cdot V\_{rms} \cdot I\_{rms}

- For the ideal case, there exists no line harmonic current at PFC output
- Co is a film capacitor for switching current ripple absorption
- No evidence shows line-harmonic current is harmful to batteries if it does exist.



## **DC-X with Switchable Gains**



- PFC output voltage able to range from 600V to 900V with 1200V SiC MOSFETs.
- DC-X output ranges from 330V to 500V or from 500V to 750 by switching gains between 4/7 and 6/7.
- DC output becomes voltage doubler when relay K is closed, and the Vo switches from the low voltage range to high voltage range.

# **Reliable Gate Drivers Play a Key Role**



- Integrated negative bias
- Desat OCP
- Optional active Miller Suppression

#### SiC MOSFETs

INVENTCHIP TECHNOLOG

PFC: 50mOhm 1200V (IV1Q12050T4) LLC: 50mOhm 1200V (IV1Q12050T3)





# 20 kW Charger Pile Module Prototype





 PFC output capacitors are installed so PFC can be debugged independently





- EV/HEV charger market
- State of the art of charger pile power module design and wish list
- A proposed new battery charger power architecture
- SiC -based topology selection and driver circuit requirement
- Test data
- Conclusions



# Paralleled LLC Current Balancing Control

- To avoid beat-frequency current ripple, paralleled LLC converters must operate at the same frequency
- Different resonant frequencies would result in different output current or power
- For full bridge LLC converters, phase-shifting control can be used to balance their output current



Before current balancing control is enabled.

Current balancing control is enabled.

Current balancing control simulation with +/- 10% resonant inductance variation.

Note: Even the resonant currents may not have the same amplitude, their output currents actually reach the same average value.



# PFC and DC/DC System Test Setup



- A 20x2x330uF/450V capacitor bank is connected at DC output to emulate a battery pack.
- PFC output capacitance was reduced to 68uF (electrolytic capacitors)
- DC-X input capacitors are 2x12uF (film capacitors)



# **Prototype Efficiency**



#### 400V Vac input, 435V and 655V outputs



# **Design Data Comparison**

Confidential: Public Release

|                    | Product A                                           | Product B                                        | Inventchip<br>Prototype                           |
|--------------------|-----------------------------------------------------|--------------------------------------------------|---------------------------------------------------|
| Size               | 2Ux5Ux9U                                            | 2Ux5Ux9U                                         | 1Ux5Ux9U                                          |
| Power              | 20kW                                                | 20kW                                             | 20kW                                              |
| Topologies         | Vienna +<br>3-Level<br>Phase-shifted<br>full bridge | Vienna +<br>Series-<br>Connected 3-<br>phase LLC | 3-phase PWM<br>PFC+<br>2-Level<br>Interleaved LLC |
| PFC fs<br>DC/Dc fs | 20kHz<br>70kHz                                      | 24kHz<br>fr: 107kHz<br>75 – 350kHz               | 65kHz<br>180kHz                                   |
| Constant<br>Power  | No ( constant<br>current)                           | Yes                                              | Yes                                               |
| Power<br>Devices   | SiC diodes +<br>Si MOSFETs<br>+FRDs                 | SiC diodes +<br>Si MOSFETs<br>+FRDs              | SiC MOSFETs<br>+ SiC Diodes                       |
| Peak<br>Efficiency | 95.5% Peak<br>95.0% Full<br>load                    | 96% Peak<br>95.3% Full<br>Ioad                   | 95.5% Peak<br>and full load                       |

INVENTCHIP TECHNOLOG

#### Merits of The Proposed Architecture

- Improve power density
- Reduce PFC output capacitance
- 2-3 times switching frequency improvement
- 2-level topologies simplify circuit design
- Good efficiency at high switching frequency

## Conclusions

- The proposed power architecture was validated
- The new power architecture is a promising approach to further improve charger pile power density
- Reducing or eliminating PFC output capacitance is the key to improve power density and reliability and lower cost
- SiC MOSFETs enable 2-level topology applications and improve power density

Future work:

- Investigate different PFC control to reduce switching loss and common mode noise
- Fine tune LLC to gain some more efficiency
- Combine PFC and DC/DC in one PFC board and evaluate thermal performance



